





# Doubt Clearing Session & Questions on Paging

Comprehensive Course on Operating System for GATE - 2024/25





# Operating System Doubts & Paging 3

By: Vishvadeep Gothi

## TLB Mapping

- Fully Associative
- Direct
- Set-Associative

## TLB Mapping: Direct



A computer system implements a 31- bit virtual address, page size of 8 kilobytes, and a 256-entry translation look-aside buffer (TLB) organized as direct mapped. The minimum length of the TLB tag in bits is \_\_\_\_\_\_?



A computer system implements a 44- bit virtual address, page size of 1 kilobytes, and a 16KB look-aside buffer (TLB) organized as direct mapped. Each page table entry is of 4bytes. The minimum length of the TLB tag in bits is \_\_\_\_\_\_?

## TLB Mapping: Set Associative





# Operating System DPP

By: Vishvadeep Gothi

A system has 44-bit logical addresses and 53-bit physical addresses. If the pages are 8 kB in size, the number of bits required for LPN and PFN will be?



Consider a logical-address space of 8 pages, with page size 1024 bytes. The physical memory contains 32 frames.

- 1. Bits in LA 13 lity
- 2. Bits in PA 15 bits
- 3. Page table size 8 \* 5-bits = 40 lits

A system supports 4k pages of size 256 bytes each in a demand paging system. Main memory contain 1k frames. Number of bits required for logical address and physical address are?

L.A.



P.A.



20 bits



A computer system implements 4 kilobyte pages and a 32-bit logical address space. Each page table entry contains a valid bit, a dirty bit, two permission bits, and the translation. If the maximum size of the page table of a process is 4 megabytes, the length of the physical address supported by the system is \_\_\_\_\_ bits?

$$4MD = 4M *8bits = 226 * (1+1+2+f)lite$$
 $32 lite = 4+f$ 
 $f = 28 bits$ 

Consider a system using TLB for paging with TLB access time of 40ns. What hit ratio is was a consider a system using TLB for paging with TLB access time of 40ns. What hit ratio is

A computer system implements a 42- bit virtual address, 2GB physical address space, page size of 2KB, and an 8KB look-aside buffer (TLB) organized as direct mapped. Each page table entry contains a valid bit, a dirty bit and 2 protection bits along with the translation. The minimum length of the TLB tag in bits is \_\_\_\_\_\_?

A computer system implements a 38 bit virtual address, page size of 8 kilobytes, and a 512-entry translation look-aside buffer (TLB) organized into four way set associative manner. The minimum length of the TLB tag in bits is \_\_\_\_\_\_?

A Computer system implements a 36-bit virtual address, page size of 16 KBytes and a 256 - entry translation look-aside buffer (TLB) organized into 64 sets each having four ways. Assume that the TLB tag does not store any process id. The minimum length of the TLB tag in bits is \_\_\_\_\_\_.





#### DPP

By: Vishvadeep Gothi

Consider a paged memory system where the process size is 16MB and main memory size is 4GB. The page size is 2KB

- Number of pages in process?
- 2. Number of frames in main memory? 2.
- 3. Number of bits for page number? 13 \_ \ \tag{15}
- 4. Number of bits for frames? <!- \lita
- 5. Number of entries in page table?—>2'3
- 6. Page table size?

Consider a paged memory system where the process size is 128MB and main memory size is 2GB. The page size is 1KB.

- 1. Number of pages in process? ?
- 2. Number of frames in main memory? 2
- 3. Number of bits for page number? 17 1: to
- 4. Number of bits for frames? 2/ 17
- 5. Number of entries in page table? 2
- 6. Page table size?

Consider a paged memory system where the logical address is 25 bits and physical address is 33 bits. The page size is 4KB.

- 1. Number of pages in process? 2 13
- 2. Number of frames in main memory? 2
- 3. Number of bits for page number? 13 Lit
- 4. Number of bits for frames? 21 675
- 5. Number of entries in page table?
- 6. Page table size?

#### Question GATE-2015

A computer system implements 8 kilobyte pages and a 32-bit physical address space. Each page table entry contains a valid bit, a dirty bit, three permission bits, and the translation. If the maximum size of the page table of a process is 24 megabytes, the length of the logical address supported by the system is \_\_\_\_\_\_ bits?



$$2^{p} = 2^{20} \cdot 3^{2}$$

$$2^{p} = 2^{23}$$

$$2^{p} = 2^{23}$$

Consider a fixed partition MMT where there are 5 partitions of size 100MB, 250MB, 200MB, 500MB and 300MB. All Partitions are initially empty. The following process requests are made in the given order:

| <u> </u> |       | Λ Λ       | 1 0 1 [ ] | ^         |
|----------|-------|-----------|-----------|-----------|
| Process  | Size  | first fit | Best Lit  | worst fit |
| P1       | 150MB | 250 MB    | 200 MB    | SOO MB    |
| P2       | 400MB | 200 WB    | 200 MB    | _         |
| P3       | 270MB | 300 UB    | 300MB     | 360 MB    |
| P4       | 180MB | 206 1713  | 250 MB    | 250 MB    |
| P5       | 80MB  | 100 MB    | 100 mg    | 200 MB    |

Provide the following answers for First fit, Best fit and Worst Fit policies?

- 1. Maximum degree of multiprogramming? 5 , 5 , 4
- 2. What is the total internal fragmentation size? 270 mg 276 mg

#### holes

Consider variable partition MMT where there are 4 partitions of size 250MB, 200MB, 500MB and 400MB. The following process requests are made in the given order:

| Process | Size  |
|---------|-------|
| P1      | 150MB |
| P2      | 400MB |
| P3      | 270MB |
| P4      | 180MB |
| P5      | 80MB  |
| P6      | 50MB  |



Provide the processes are stored for First fit, Best fit and Worst Fit policies?





varet fit:-



fixed partilion Best fit performs best

variable partition worst fit parforms well

Sije = 1200B



2 • Asked by Rishabh

A communicating process P1 can effect and can be effected by

- √A process communicating with P1
- 2. All the other communicating processes
- 3. All the other processes



#### ▲ 1 • Asked by Rishabh

When a process P1 is executing its Critical Section then

- 1. Only the processes communicating with P1 must not execute their CS
- 2. All other processes must not executed their CS.





#### Asked by Shreyas

Suppose a processor does not have stack pointer register, which is true?

It cannot have subroutine call instruction

- It can have subroutine call instruction, but no nested subroutine calls
  - (c) Nested subroutine calls are possible, but interrupts are not
  - (d) All sequences of subroutine calls and also interrupts are possible



#### 2 · Asked by Shreyas

Ye wala ek last h

Which of the following standard C library functions will always invoke a system call when executed from a single-threaded process in a UNIX/Linux operating system?

(a) exit
(b) strlen
(c) sleep
(d) malloc

Com s - John luy



#### ▲ 1 • Asked by Rohit

#### Please help me with this doubt





#### Asked by Rohit

Please help me with this doubt



| Page Number | Frame Number |  |
|-------------|--------------|--|
| 0000        | 1101         |  |
| 0001        | 0011         |  |
| 0010        | 0110         |  |
| 0011        | 0000         |  |
| 0100        | 1101         |  |

s long. The physical address of the virtual address

000000000010 CORRECT ANSWER

001000000110

Invalid Address

001100000010







#### Happy Learning.!







#### ▲ 1 • Asked by Rohit

#### Please help me with this doubt

Question

Consider two processes P1 and P2, each process needed 3 resources 1, 2 and 3 in a database. If each process ask them in any order, then the number of ways possible in which system is guaranteed to be deadlock free \_\_\_\_\_\_.

